# **UE4002 Autumn 2005**

Each part of each question carries equal marks.

The body effect may be ignored in each question.

The following equation is given for the drain current of an nmos in saturation:

$$I_D = \frac{K_n^{'}W}{2L}(V_{GS} - V_{tn})^2 (1 + \lambda_n V_{DS})$$

For dc biasing calculations take  $\lambda_n = \lambda_p = 0$ .

In each question, capacitances other than those mentioned may be ignored.

#### **Question 1**



For the questions below you may assume  $g_{m1}, g_{m2} >> g_{ds1}, g_{ds2}$  and that all devices are biased in saturation.

- Figure 1 shows a gain stage with a diode-connected load. An additional DC bias current is injected from V<sub>DD</sub> into (i) the output node. Draw the small-signal model for this circuit.
- (ii) Derive an expression for the small signal voltage gain  $(v_{out}/v_{in})$ .
- (iii) Calculate the small-signal voltage gain (v<sub>out</sub>/v<sub>in</sub>) in dB if V<sub>B</sub>=1V,|V<sub>GS2</sub>|=1.75V, V<sub>tn</sub>=|V<sub>tp</sub>|=0.75V, I<sub>D1</sub>=200μA, I<sub>B</sub>= 150μA.
  (iv) Calculate the small-signal voltage gain in dB if the additional bias current I<sub>B</sub> is reduced to zero. Assume V<sub>B</sub> is unchanged.

## **Question 2**



Figure 2 shows a cascoded current mirror. Assume  $K_n=200\mu\text{A/V}^2$ ,  $V_{tn}=800\text{mV}$ . All transistors have W/L=12.5/2.

- If  $I_{IN}=I_{OUT}=100\mu A$ , what is the minimum voltage at the output node, i.e. the drain of M3, such that all transistors are biased in saturation?
  - What minimum value of R1 is required to ensure M2 is in saturation?
- (ii) What value of R1, and W/L of M2 would be required to increase the output current to 400μA and still ensure all transistors are in saturation?
- (iii) It is required to measure the small-signal output resistance of the current mirror (i.e. the small-signal resistance looking into the drain of M3). Draw a small signal model showing how this can be done.
- (iv) Derive an expression for the small-signal output resistance. Reduce this to its simplest form assuming  $g_{m1}, g_{m2}, g_{m3} >> g_{ds1}, g_{ds2}, g_{ds3}.$

## **Question 3**



Figure 3

For the questions below you may assume  $g_{m1}>>g_{ds1}$ ,  $g_{ds1}<<1/R_L$  and that M1 is biased in saturation.

- Figure 3 shows a gain stage with an RC load. Draw the small-signal model for this circuit.
- (ii) Ignoring all capacitances except  $C_{\text{GD1}}$  and  $C_{\text{L}}$ , derive an expression for the high-frequency transfer function.
- (iii) Calculate the low-frequency gain (v<sub>out</sub>/v<sub>in</sub>) and the pole and zero frequencies if V<sub>B</sub>=1V,V<sub>GS2</sub>=1.75V, V<sub>tn</sub>=0.75V, I<sub>D1</sub>=250μA, C<sub>GD1</sub>=0.1pF, C<sub>L</sub>=4.9pF,R<sub>L</sub>=10kΩ.
  (iv) Draw a Bode diagram of the gain response. Indicate the values of gain at d.c. and at frequencies well above the
- pole and zero frequencies.

#### **Question 4**



Figure 4

For numerical calculations take Boltzmann's constant k=1.38X10<sup>-23</sup>J/oK, temperature T=300<sup>o</sup>K.

(i) Show that the total integrated thermal noise voltage at node vout in Figure 4 is

$$v_{nout}^2 = \frac{kT}{C}$$

where k is Boltzmann's constant, and T is the temperature. You may assume the following:



For the area underneath the curves to be the same then  $f_n = (\pi/2)^* f_p$ 

(ii) If R= 1k $\Omega$  and C=1pF calculate the total thermal noise in V $_{rms}$  at node v $_{out}$  in Figure 4?



- (iii) Figure 5 shows a sampling circuit preceding a 10-bit A/D converter. The sampling switch M1 is turned on.If the A/D converter has an input range of 1Vrms, and the noise budget for the sampling circuit is 0.1 LSB, what is the minimum value required for C<sub>hold</sub>?
- (iv) If a 12-bit A/D converter is used with the same input range, and the noise budget for the sampling circuit is kept at 0.1LSB, what is the new minimum value required for  $C_{hold}$ ?